RT Level Hardware Description with VHDL:Our Coverage of VHDL

Our Coverage of VHDL

This chapter presented the VHDL HDL language from a hardware design point of view. The chapter used complete design examples at various levels of abstraction for showing ways in which VHDL could be used in a design. We showed how timing details could be incorporated in cell descriptions. Aside from

RT Level Hardware Description with VHDL-0291

this discussion of timing, all examples that were presented had one-to-one hardware correspondence and were synthesizable. We have shown how combinational and sequential components can be described for synthesis and how a complete system can be put together using combinational and sequential blocks for it to be tested and synthesized. This chapter did not cover all of VHDL, but only the most often used parts of this language.

Comments

Popular posts from this blog

SRAM:Decoder and Word-Line Decoding Circuit [10–13].

ASIC and Custom IC Cell Information Representation:GDS2

Timing Description Languages:SDF